Part Number Hot Search : 
KK4518BD T145471J IDT72V FDD5N50F D100L GRM31CR7 4545000 GBLA02
Product Description
Full Text Search
 

To Download DS2188 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 DS2188
DS2188 T1/CEPT Jitter Attenuator
FEATURES
PIN ASSIGNMENT
DJA RPOS RNEG RCLK BDS TEST XTAL OUT VSS 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 VDD RRPOS RRNEG RRCLK RST BL XTAL2 XTAL1
* Attenuates clock and data jitter present in T1 or CEPT
lines
* Meets
the jitter attenuation templates outlined in TR62411, TR-TSY-000170, G.735, and G.742 MHz (T1) or 8.192 MHz (CEPT) crystal
* Only one external component required; either a 6.176 * Selectable buffer size of 128 or 32 bits * Jitter attenuation is easily disabled * Single +5V supply; low-power CMOS technology * Available in 16-pin DIP and 16-pin SOIC (DS2188S) * Companion
to the DS2186 Transmit Line and DS2187 Receive Line Interfaces
16-PIN DIP/SOIC
DESCRIPTION
The DS2188 T1/CEPT Jitter Attenuator Chip contains a 128 X 2-bit buffer which, in conjunction with an external 4X crystal, is used to attenuate the incoming jitter present in clock and data. The device meets all of the latest applicable specifications including those outlined in TR 62411 (Accunet* T1.5 Service Description and Interface Specifications, December 1990), TR-TSY-000170 (Digital Cross-Connect System Requirements and Objectives, November 1985), and the CCITT Recommendations G.735 and G.742. The DS2188 is compatible with the DS2180A T1/ISDN Primary Rate Transceiver and DS2181A CEPT Transceiver and it is the companion to the DS2187 T1/CEPT Receive Line Interface and DS2186 T1/CEPT Transmit Line Interface. It can also be used in conjunction with the DS2190 T1 Network Interface Unit.
* Service mark of AT&T Communications
022798 1/11
DS2188
OVERVIEW
The RCLK input is fed to a 128 x 2-bit FIFO where it drives the write pointer for the positive (RPOS) and negative (RNEG) data. The read pointer of the FIFO and RRCLK is generated by dividing the frequency of the crystal connected to XTAL1 and XTAL2 by four. The frequency of the crystal is adjusted by a DPLL to the long- term average frequency of RCLK. As long as the jitter present at RCLK is less than 120 unit intervals peak-to- peak (UIpp), then the FIFO buffer will be able to absorb the incoming jitter and it will be attenuated in accordance with TR 62411 (December 1990). In this situation, the BL (Buffer Limit) pin will remain low. Figures 1 and 2 illustrate the DS2188 Jitter Attenuator performance. If the incoming jitter has excursions greater than 120 UIpp, then the crystal is adjusted to track the short-term frequency variations of the incoming signal so that there is no loss of data. This adjustment is accomplished by dividing the 4X crystal by either 3 1/2 or 4 1/2 instead of 4. When the incoming jitter is greater than 120 UIpp, the BL pin will transition high. When the incoming jitter returns to less than 120 UIpp, the BL pin will return low. The jitter attenuator in the DS2188 can be disabled by tying the DJA pin high. When the jitter attenuator is disabled, the FIFO is bypassed and jitter received at RCLK, RPOS and RNEG is passed through the DS2188 to RRCLK, RRPOS, and RRNEG. In this situation, the BL pin has no significance and XTAL OUT will not be coherent with RRCLK. How to use the DS2188 with Dallas Semiconductor's other T1 and CEPT line interface parts is illustrated in
Figures 3 through 5. Figure 3 illustrates how to use the DS2188 in the receive path along with a DS2187 Receive Line Interface. Figure 4 illustrates how to use the DS2188 in the transmit path with the DS2186 Transmit Line Interface. Also, see DS2188 Application Note, "Operation at Speeds Greater than E1" for additional information.
BUFFER DEPTH SELECT
The buffer size on the DS2188 can be configured to either 128 or 32 bits via the BDS pin. If BDS is tied low, then the buffer depth will be 128 bits and hence can handle input jitter up to 120 UIpp without losing its full attenuation capabilities as is described above in the Overview. If BDS is tied high, then the buffer depth is shortened to 32 bits. In this configuration, the DS2188 can handle input jitter up to 28 UIpp without losing its full jitter attenuation capabilities. The user may wish to limit the buffer size to 32 bits in applications where throughput delay is critical or into existing applications that already have 32 bits of buffer space.
RESET
The buffer on the DS2188 is automatically centered on power-up. The user can recenter the 128-bit (or 32-bit) buffer on demand via the RST pin. The RST pin on the DS2188 is negative-edge triggered. When this pin transitions from high-to-low, the buffer is recentered. The RST pin can be held either high or low during operation of the DS2188; only a negative going signal will initiate a recentering. In most cases, a reset of the DS2188 will corrupt data that is currently passing through the buffer.
022798 2/11
DS2188
DS2188 T1 JITTER ATTENUATION PERFORMANCE Figure 1
20 Hz 0 dB NOMINAL DS2188 PERFORMANCE
JITTER ATTENUATION (dB)
-20 dB
TR 62411 CURVE B -40 dB
TR 62411 CURVE A
-60 dB 1 10 100 FREQUENCY (Hz) 1K 10K
DS2188 CEPT JITTER ATTENUATION PERFORMANCE Figure 2
40 Hz 0 dB
G.735 JITTER ATTENUATION (dB) -20 dB
G.742
-40 dB NOMINAL DS2188 PERFORMANCE
-60 dB 1 10 100 1K 10K 100K FREQUENCY (Hz)
022798 3/11
DS2188
DS2188 IN THE RECEIVE PATH Figure 3
DS2187 RTIP RECEIVE DSX-1 PAIR RRING XTAL1 RST TEST BDS DJA XTAL2 XTAL OUT BL 6.176 MHz (T1) or 8.192 MHz (CEPT) RCLK RPOS RNEG RCLK RPOS RNEG DS2188 RRCLK RRPOS RRNEG TO DS2180A, DS2141A, DS2181A, or DS2143
DS2188 IN THE TRANSMIT PATH Figure 4
DS2186 TTIP TRANSMIT DSX-1 PAIR TRING XTAL1 RST TEST BDS DJA XTAL2 XTAL OUT BL 6.176 MHz (T1) or 8.192 MHz (CEPT) TCLK TPOS TNEG RRCLK RRPOS RRNEG DS2188 RCLK RPOS RNEG FROM DS2180A, DS2141A, DS2181A, or DS2143
022798 4/11
DS2188
PIN DESCRIPTION Table 1
PIN 1 SYMBOL DJA TYPE I DESCRIPTION Disable Jitter Attenuation. When high, jittered data and clock at RPOS, RNEG, and RCLK are passed directly to RRPOS, RRNEG, and RRCLK. Receive Positive Data Input. Jittered data input. Sampled on the falling edge of RCLK. Receive Negative Data Input. Jittered data input. Sampled on the falling edge of RCLK. Receive Clock Input. Jittered input 1.544 MHz or 2.048 MHz clock. Buffer Depth Select. 0 = 128 bits 1 = 32 bits Test Input. In normal applications, this pin should be tied low. When tied high, used to verify free running frequency of XTAL. Crystal Frequency Output. Buffered output of the 4X crystal connected to XTAL1 and XTAL2. Ground. 0.0 volts. Crystal Connections. In T1 environments, connect a 6.176 MHz crystal to these pins. In CEPT environments, connect a 8.192 MHz crystal to these pins. Buffer Limit. Transitions high when the buffer fills or empties to within either 4 bits (BDS=0) or 2 bits (BDS=1) of its capacity. Indicates that the jitter at RCLK is greater than 120 UIpp (BDS=0) or 28 UIpp (BDS=1). Reset. Negative-edge triggered; a high-low transition will recenter the buffer. Activation of this pin may corrupt data through the DS2188. Receive Reference Clock. Dejittered 1.544 MHz or 2.048 MHz clock. Receive Reference Negative Data Output. Dejittered data output. Updated on the rising edge of RRCLK. Receive Reference Positive Data Output. Dejittered data output. Updated on the rising edge of RRCLK. Positive Supply. 5.0 volts.
2 3 4 5
RPOS RNEG RCLK BDS
I I I I
6 7 8 9 10 11
TEST XTAL OUT VSS XTAL1 XTAL2 BL
I O - I O O
12
RST
I
13 14 15 16
RRCLK RRNEG RRPOS VDD
O O O -
022798 5/11
DS2188
CRYSTAL REQUIREMENTS
The DS2188 must have a crystal connected to the XTAL1 and XTAL2 pins. For T1 environments, the frequency of this crystal should be 6.176 MHz. For CEPT environments, the frequency of this crystal should be
8.192 MHz. Table 2 lists some suggested crystal manufacturers that are recommended for use with the DS2188. Also, see DS2188 Application Note, "Operation at Speeds Greater than E1" for additional information.
CRYSTAL MANUFACTURERS Table 2
MANUFACTURER JAN Crystal M-TRON PART # 6323-00, JC6A14 6323-00, JC8A14 4575-002 4575-001 FREQUENCY 6.176 MHz 8.192 MHz 6.176 MHz 8.192 MHz
CRYSTAL SELECTION GUIDELINES FOR THE DS2188
PARAMETER Parallel resonant frequency Mode Load capacitance Tolerance Pullability Effective series resistance Crystal cut SPECIFICATION 6.176 MHz (T1) or 8.192 MHz (CEPT) Fundamental 14 to 20 pF (16 pF preferred) 50 ppm over 0 to 70C CL = 10 pF, delta_f = +175 to +250 ppm CL = 45 pF, delta_f = -175 to -250 ppm 40 ohms maximum for 6.176 MHz 30 ohms maximum for 8.192 MHz AT
022798 6/11
DS2188
ABSOLUTE MAXIMUM RATINGS*
Voltage on any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature -1.0V to +7.0V 0C to 70C -55C to +125C 260C for 10 seconds
* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.
RECOMMENDED DC OPERATIONS
PARAMETER Logic1 Logic 0 Supply SYMBOL VIH VIL VDD MIN 2.0 -0.3 4.50 TYP MAX VCC+0.3 +0.8 5.50 UNITS V V V
(0C to 70C)
NOTES 1 1
NOTE:
1. Does not apply to XTAL1.
CAPACITANCE
PARAMETER Input Capacitance Output SYMBOL CIN COUT MIN TYP 5 10 MAX UNITS pF pF
(tA=25C)
NOTES
DC ELECTRICAL CHARACTERISTICS
PARAMETER Supply Current Input Leakage Output Current (2.4V) Output Current (0.4V) SYMBOL IDD IL IOH IOL -1.0 -1.0 +4.0 MIN TYP 7
(0C to 70C; VDD=5V 10%)
MAX 12 +1.0 UNITS mA A mA mA NOTES 1 2,3 3 3
NOTES:
1. RCLK = 1.544 MHz; VDD = 5.50; outputs open. 2. VSS < VIN < VDD: XTAL1 = XTAL2 = VDD. 3. Does not apply to XTAL1 or XTAL2.
022798 7/11
DS2188
AC ELECTRICAL CHARACTERISTICS
PARAMETER RCLK Period RCLK Pulse Width RCLK Rise and Fall Times RPOS, RNEG Setup to RCLK RPOS, RNEG Hold from RCLK Propagation Delay from RRCLK to RRPOS, RRNEG Valid Propagation Delay from XTAL OUT to RRCLK RST Pulse Width SYMBOL tP tWH,tWL tR, tF tSD tHD tPD tPDC tRST 1 50 50 MIN -200 100 TYP
(0C to 70C; VDD=5V 10%)
MAX +200 UNITS ppm ns 50 ns ns ns 50 50 ns ns s 2 NOTES 1
NOTES:
1. The average period of RCLK must be within 200 ppm of the fundamental frequency of the crystal divided by four. 2. Only valid when the incoming jitter is less than 120 UIpp (BDS=0) or 28 UIpp (BDS=1).
022798 8/11
DS2188
AC TIMING DIAGRAM Figure 5
tP tR tF tWH tWL
RCLK tSD RPOS, RNEG tHD
RRCLK tPD RRPOS, RRNEG
tPDC
tPDC
RRCLK
XTAL OUT(1) XTAL OUT(1)
tRST RST
NOTE:
1. The phase relationship between XTAL OUT and RRCLK can be of either form.
022798 9/11
DS2188
DS2188 T1/CEPT JITTER ATTENUATOR 16-PIN DIP
PKG DIM 16-PIN MIN 0.740 18.80 0.240 6.10 0.120 3.05 0.300 7.62 0.015 0.38 0.120 3.04 0.090 2.29 0.320 8.13 0.008 0.20 0.015 0.38 MAX 0.780 19.81 0.260 6.60 0.140 3.56 0.325 8.26 0.040 1.02 0.140 3.56 0.110 2.79 0.370 9.40 0.012 0.30 0.021 0.53
B
A IN. MM B IN. MM
1
A
C IN. MM D IN. MM E IN. MM
C F
F IN. MM G IN. MM H IN. MM J IN. MM K IN. MM
E K G
D
J H
022798 10/11
DS2188
DS2188S T1/CEPT JITTER ATTENUATOR 16-PIN SOIC
K G PKG DIM A IN. MM B IN. MM C IN. MM 1 E IN. MM F IN. MM G IN. MM C H IN. MM J IN. MM E K IN. MM L IN. MM phi 0.013 0.33 0.016 0.40 0 0.019 0.48 0.040 1.02 8 16-PIN MIN 0.402 10.21 0.290 7.37 0.089 2.26 0.004 0.102 0.094 2.38 MAX 0.412 10.46 0.300 7.65 0.095 2.41 0.012 0.30 0.105 2.68
B
H
A
0.050 BSC 1.27 BSC 0.398 10.11 0.009 0.229 0.416 10.57 0.013 0.33
F
phi
J
L
022798 11/11


▲Up To Search▲   

 
Price & Availability of DS2188

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X